Analog Circuit Testing

• Test Problems
• Basic Components / Parameters
• Test Methods
  – DSP Based
  – Design for Test
  – Built-in Self-Test
  – Algorithmic Method
Test Problems

- Continuous signals in analog circuits
- Fault models
- Device parameters
- Test time
- Test effectiveness (fault coverage)
- Test cost
Typical Analog Components

- Operational amplifiers
- Integrators
- DAC & ADC
- Phase lock loops
- Filters
Operational Amplifiers

Ideal op-amp

Property
1. voltage-controlled voltage source
2. infinite voltage gain
3. infinite input impedance
4. zero output impedance
5. infinite bandwidth
6. no offset voltage
7. infinite CMRR

\[ V_a \quad i_a = 0 \]
\[ V_b \quad i_b = 0 \]
\[ A(V_a - V_b) \]
Property of real op-amp

1. finite gain (practical op-amps $A \approx 10^2 \sim 10^4$)
2. finite linear range ($V_{DD} > V_o > GND$)
3. offset voltage
   - input offset voltage $V_{offset}$ is defined as the differential input voltage needed to restore $V_o = 0$
   - for MOS op-amps, $V_{offset}$ is about 5~15mv
   - for BJT op-amps, $V_{offset}$ is about 1~2mv
Property of real op-amp (con’t)

4. Common Mode Rejection Ratio (CMRR)

- The CMRR measure how much the op-amp can suppress common-mode signals at its input

- Common-mode input voltage \( V_{\text{in,c}} = \frac{(V_a + V_b)}{2} \)
  Differential-mode input voltage \( V_{\text{in,d}} = V_a - V_b \)
  Differential gain \( A_d = \frac{V_o}{V_{\text{in,d}}} \)
  Common-mode gain \( A_c = \frac{V_o}{V_{\text{in,c}}} \)
  CMRR = \( \frac{A_d}{A_c} \) or \( 20 \log_{10} \left( \frac{A_d}{A_c} \right) \) in dB (Typically 60~80dB)
Property of real op-amp (con’t)

5. Frequency Response
   - Limited bandwidth (typically, 100MHz unity-gain bandwidth)
   - Gain decreases at high frequencies, because
     a. stray capacitances
     b. finite carrier mobilities

6. Slew Rate (typically, for MOS op-amps, 1~50V/µs)
   - The maximum rate of output change \( dV_o/dt \)

7. Nonzero Output Resistance
   - Typically, 0.1~5kΩ
   - Large Ro will limit frequency response when a capacitor is connected to its output
## Characteristics of Op-Amps

<table>
<thead>
<tr>
<th>property</th>
<th>ideal</th>
<th>Practical (typical)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Open-loop gain</td>
<td>Infinite</td>
<td>Very high ($A=10^2\sim10^4$)</td>
</tr>
<tr>
<td>Open-loop bandwidth</td>
<td>Infinite</td>
<td>Dominant pole (100MHz unity-gain bandwidth)</td>
</tr>
<tr>
<td>Common-mode rejection ratio</td>
<td>Infinite</td>
<td>High ($60\sim80$dB)</td>
</tr>
<tr>
<td>Input resistance</td>
<td>Zero</td>
<td>High ($&gt;100$MΩ)</td>
</tr>
<tr>
<td>Output resistance</td>
<td>Zero</td>
<td>Low ($0.1\sim5$kΩ)</td>
</tr>
<tr>
<td>Input current</td>
<td>Zero</td>
<td>Low ($&lt;0.5$µA)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Low ($&lt;10$mV,$&lt;0.2$nA)</td>
</tr>
</tbody>
</table>
Operational-amplifier architectures

The two-stage architecture

Differential input amplifier

Level shifting
Differential-to-single-ended
Gain stage

Output Buffer stage

Differential amp provides:
- high input impedance
- large CMRR
- low offset voltage
- high gain
Operational-amplifier architectures (con’t)

Second block provides:
- level shift
- added gain
- differential-to-single-ended conversion

Output stage provides:
- low output impedance
- large driving capability
Mixed/analog-signal testing. 11

741 OPAMP (BJT)

Bias network
Differential amplifier
CC-CE gain stage
Level shift
Output stage

Mixed/analog-signal testing. 11
TWO-STAGE CMOS OPAMP

Bias circuitry

Differential-input first stage

Common-source second stage

Output buffer

$V_{in-}$

$V_{in+}$

$V_{SS}$

$V_{out}$
Active-RC Integrator

$$v_o(t) = -\frac{1}{CR} \int_0^t v_i(t) dt$$

$$\frac{v_o}{v_i} = -\frac{1}{sCR}$$

Miller or inverting integrator
Frequency response of the integrator

\[ \frac{V_o}{V_i} \text{ dB} \]

-6dB/octave

\[ \omega, \text{ log scale} \]

\[ \frac{1}{CR} \]
Switched-capacitor Integrator
Switched-capacitor Integrator (con’t)

During $\phi_1$

$-R_{eq} = \frac{T_c}{C_2}$

- Time constant $= C_1 R_{eq} = \frac{(T_c C_1)}{C_2}$

During $\phi_2$

$C_1$

$C_2$
Advantage:

- Time constant $= (T_c C_1)/C_2$ can be well controlled in an IC process

(The accuracy of capacitor ratios in MOS technology can be controlled to within 0.1%)

Disadvantage:

- It is sensitive to stray capacitances
Stray-insensitive switched-capacitor Integrator

Noninverting switched-capacitor integrator

Inverting switched-capacitor integrator
A/D Converters

- Successive approximation
- Integrating
- Flash
- Sigma-delta
Successive Approximation(I)

- Reasonably quick conversion time
- Moderate circuit complexity
- Basic ideal: Binary search to determine the closest digital word
- Signed Input: within
- Output: offset-binary coding

Ex: 2bit offset-binary code

<table>
<thead>
<tr>
<th>Number</th>
<th>-2</th>
<th>-1</th>
<th>0</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>code</td>
<td>00</td>
<td>01</td>
<td>10</td>
<td>11</td>
</tr>
</tbody>
</table>

Sample $V_{in}$, $V_{D/A} = 0$, $i = 1$

- If $V_{in} > V_{D/A}$, then $b_i = 1$
- If $V_{in} > V_{D/A}$, then $b_i = 0$

- $V_{D/A} \rightarrow V_{D/A} + V_{ref}/2^{i+1}$
- $V_{D/A} \rightarrow V_{D/A} - (V_{ref}/2^{i+1})$

- $i \rightarrow i + 1$

- $i \geq N$

- Yes
- Stop
Successive Approximation(II)

- DAC-based successive approximation
  - internal DAC typically determines the accuracy and speed of the SA ADC.
  - sample/hold is required so that input does not charge during the conversion time.
Integrating (or Dual-Slope ADC) (I)

- high-accuracy data conversion on very slow-moving signals
- Very low offset error, Very low gain error, Highly linear
- Small amount of circuitry required
Integrating (or Dual-Slope ADC) (II)

Phase I  Phase II

Vx

-Vin3

-Vin2

-Vin1

T1

Time

T2 (Three values of three inputs)
Integrating (or Dual-Slope ADC) (III)

- **Basic ideal**: Conversion is performed in two phases
  - Phase I
    - fixed time interval of length $T_1, T_1 = 2^N T_{\text{clk}}$
      where $T_{\text{clk}}$ is the period for one clock cycle
    - $S_1$ is connected to $-V_{\text{in}}$ such that $V_x$ ramps up proportional to the magnitude of $V_{\text{in}}$
    - At the end of phase I,
  - Phase II
    - At the beginning, counter is reset, $S_1$ is connected to $V_{\text{ref}}$, resulting in a constant slope for the decaying voltage at $V_x$
    - The counter simply counts until $V_x$ is less than zero, and get $T_2$
Flash (I)

- Very-high-speed approach
- Large area and power hungry
  - $2^N$ comparators
  - $2^N$ reference voltages, $V_{r1}$, $V_{r2}$, ..., generated by a resistor string
- The invert gain must be large enough to amplify $(V_{in} - V_{ri})$ to $V_{iH}$ and $V_{iL}$ of its succeeding latches. Usually, gain $= 25 \sim 100$ for 8-bit resolution.
Flash (II)

Example: 8-bit A/D

Comparators

Vref

Vin

Overrange

(2^{N-1}) to N encoder

N bit Digital Output

Mixed/analog-signal testing.26
Issues in Designing Flash ADC
  - Large input capacitive load
    - large number of comparators connected to Vin, and requires a strong and power hungry buffer
    - often limit the speed
  - Resistor string bowing
    - errors are greatest at the center node of the resistor string
    - considerable improvement obtained forcing the center tap voltage to be correct. (More voltage references)
  - Comparator Latch-to-Track delay
    - especially when a small input signal of the opposite polarity from the previous period is present
    - minimized by keeping the time constants of the internal nodes of the latch as small as possible.
Flash (IV)

• Issues in Designing Flash ADC
  – Signal and/or clock delay
    • Even very small differences in the arrival of clock or input signals at the different comparators can cause errors.
    • Ex: 8-bit 250MHz ADC, if clock skew between comparators greater than 5ps, the converter will have more than 1 LSB error.
  – Substrate and power supply noise
    • 7.8mV of noise injection would cause a 1LSB error for an 8-bit convertor with $V_{\text{ref}}=2V$
  – Bubble error
    • error due to comparator metastability, noise, cross talk, limited bandwidth, …, etc.
  – Flashback
    • caused by latched comparators when they are switched from track to latch mode.
Sigma-delta(I)

- Block diagram of a $\Sigma\Delta$ A/D converter
Mixed/analog-signal testing.

Sigma-Delta(II)

- Block diagram of a $\Sigma \Delta$ D/A converter

![Diagram of a Sigma-Delta (II) D/A converter]

- Nyquist rate
- High speed clock
- Digital
- Analog
- PCM
- Register
- Digital Interpolation Filter (FIR)
- Sigma-Delta Modulator
- Relaxed Smoothing Filter (SCF + RC Filter)

N -bit
N-bit
N+K bit
M-bit

N+K bit
M-bit

Mixed/analog-signal testing.30
Sigma-Delta(III)

- Oversampling and quantization noise

Quantization noise $E^2 = \frac{LSB^2}{12}\frac{1}{F_S}$

- Oversampling and Anti-filter

![Diagram showing quantization noise and anti-filter requirements]
Mixed/analog-signal testing.

Advantages:
- Large SNR for low M
- Guaranteed stability
- Maximum useful input range

Drawbacks:
- Sensitivity to circuit imperfections
- Larger complexity of the digital part

Advantages:
- Large SNR for very low M
- Better stability
- Smaller noise patterns

Drawbacks:
- More complex digital and analog circuitry
- Sensitivity to DAC non-linearity

Advantages:
- Stability
- Simple circuit
- Maximum useful input range

Drawbacks:
- High value of M needed
- Presence of noise patterns

Advantages:
- Large SNR for low M
- Smaller noise pattern.

Drawbacks:
- Conditional stability
- Useful input range smaller than full-scale range
- Need of low-gain integrators
Sigma-Delta(IV)

- **Structure**
  - Single-loop high-order modulators
    - Feedforward (FF) modulator
    - Multiple-feedback (MF) modulator
  - Cascade modulators (MASH: Multi-stage noise shaping)

- **Stability**
  - High order (> 3 order): non stable and little input level
  - Make sure stable:
    - Proper selection of scaling coefficient
    - Taking advantage of the bounded nature of signals at integrator output, or including limiters
    - Global resetting of the integrator when an unstable operation is detected
D/A Converters

- Weighted resistors
- Fixed references
- Multiple
Weighted resistors

- An appropriate set of signals that are all selected in a binary fashion
- The binary array of signals might be voltages, changes, or currents
- DAC
  - Binary-weighted resistor DAC
  - Reduced-resistance-ratio ladders
  - R-2R-based DAC
  - charge-redistribution switched-capacitor DAC
  - current-mode DAC
Binary-Weighted Resistor

Does not require many resistor or switches

Disadvantages
- Resistor ratio and current ratio are on the order of
- Monotonicity is not guaranteed
- Prone to glitches

\[ V_{out} = -R_F V_{ref} \left( -\frac{b_1}{2R} - \frac{b_2}{4R} - \frac{b_3}{8R} - \cdots \right) \]

\[ = \left( \frac{R_F}{R} V_{ref} \right) B_{in} \]
Reduced-resistance-ratio ladders

- Reduce the large resistor ratios in a binary-weighted array
- Introduce a series resistor to scale signals in portions of the array $V_A = -1/4 \ V_{ref}$
- An additional 4R was added such that resistance seen to the right of the 3R equals R.
- One-for-with the resistance ratio compared to the binary-weighted case
- Current ratio has remained unchanged

$\Rightarrow$ Switches must be scaled in size
R-2R-based DAC

- Smaller size and better accuracy than a binary-sized approach
  - resistance ratio of only 2
- Current ratio is still large
  => large ratio of switch sizes

\[
V_{out} = R_F \sum_{i=1}^{N} \frac{b_i I}{2^{i-1}} = V_{ref} \left( \frac{R_F}{R} \right) \sum_{i=1}^{N} \frac{b_i}{2^i}
\]
Charge-redistribution
Switched-Capacitor DAC

- Replace R into switch and capacitor in previous DAC
- Insensitive to OPAMP input-offset voltage, 1/f noise, and finite amplifier gain
- An additional sign bit can be realized by interchanging the clock phases (shown in parentheses)
Current-Mode DAC

- **High-speed**
- **Switch current to output or to ground**
- **The output current is converted to a voltage through** $R_F$
- **A major limitation during high-speed operation** → **Glitches**
- **Glitch disturbance can be reduced by**
  - limiting the bandwidth (placing a capacitor across $R_F$)
    - This method slows down the circuit.
  - using a sample and hold on the output signal to a thermometer code.
  - modifying some or all of the digital word from a binary code to a thermometer code. (most popular method.)
Fixed references (Decoder-based DAC)

- Most straightforward approach
  - Create $2^N$ reference signals and pass the appropriate signal to the output

- Resistor string
- Folded resistor-string
Resistor string

- Example 1: a 3-bit DAC with transmission-gate, tree-like decoder
- Time-constant \( \approx 3R_{tr}C_{tr} + 2 \cdot 3R_{tr}C_{tr} + \ldots + N \cdot 3R_{tr}C_{tr} \)
  \( = N(N+1)/2 \times 3R_{tr}C_{tr} \)
Resistor string

- Example 2: a 3-bit DAC with digital decoding
- Time-constant $\approx R_{tr} \cdot 2^{N_{tr}}$
Folded resistor-string

- Reduce the amount of digital decoding
- Reduce large capacitive loading
- Decoding is very similar to that for a digital memory
Multiple

- Requires only $2^{2N/2}$ resistors
- Monotonic if OPAMPS have matched, voltage-insensitive offset voltages.
- For high speed, OPAMPS must be fast.
- For high resolution, OPAMPS must be low noise.
- The matching requirements of the second resistor string are not nearly as severe as those for the first string.
  - The second resistor string is used to decode only lower-order bits
Parameters of ADC & DAC

- Resolution & accuracy
- A/D conversion time & D/A settling time
- Rise & fall time
- Signal to noise ratio
- Dynamic Range
- Harmonic distortion & Intermodulation distortion
Parameters of ADC & DAC

- Differential nonlinearity (DNL)
- Integral nonlinearity (INL)
- Gain and offset errors
- Monotonicity
- Missing codes
- Slew rate
- Overshoot
Resolution & Accuracy

• Resolution
  – the number of distinct analog levels corresponding to different digital words. i.e. N-bit resolution implies distinct analog levels.
  – Resolution is not necessarily an indication of the accuracy of the converter, but instead it usually refers to the number of digital input or output bits.

• Accuracy
  – Absolute accuracy
    • the difference between the expected and actual and transfer responses
    • Includes offset, gain and linearity errors
  – Relative accuracy
    • the accuracy of offset and gain errors have been removed
    • a 12-bit accuracy implies that the converter’s error is less than the (full-scale/2^{12})
A/D Conversion Time, D/A Settling Time

- **A/D conversion time & sampling Rate**
  - The conversion time is the time taken for the converter to complete a single measurement including acquisition time for the input signal.
  - The sampling rate is the speed at which sampling can be continuously converted and is typically the inverse of the conversion time.

- **D/A Settling Time**
  - The settling time is defined as the time it takes for the converter to within some specified amount of final value (usually 0.5 LSB).
  - The sampling rate is the rate at which sample can be continuously converted and is typically the inverse of the settling time.

- **Both A/D and D/A converter have limited accuracy when their sampling instance are ill defined.**
Rise & Fall Time (I)

- **Cause sampling jitter & glitch**
  - **Sampling jitter**
    - This error is result of the effective sampling time changing from one sampling instance to the next and becomes more pronounced for high-speed signals.
    - When high-speed signals are being sampled, the input signal changes rapidly, resulting in small amounts of aperture uncertainly causing the held voltage to be significantly different from the ideal held voltage
Glitch

- Glitches are a major limitation during high-speed operation for converter that have digital logic.
- Glitches are mainly the result of different delay occurring when switching different signals.
- The glitch disturbance can be reduced by limiting the bandwidth.
- In DAC, thermometer-based converter does have advantages over its binary counterpart, such as low DNL errors, guaranteed monotonicity, and reduced glitching noise.
Signal to Noise Ratio (SNR) (I)

- The signal to noise ratio (SNR) value (in dB) of a signal node in a system is defined as
  \[ SNR = 10 \log\left(\frac{\text{signal power}}{\text{noise power}}\right) = 10 \log\left(\frac{V_{x(\text{rms})}^2}{V_{n(\text{rms})}^2}\right) = 20 \log\left(\frac{V_{x(\text{rms})}}{V_{n(\text{rms})}}\right) \]

  where \( V_{x(\text{rms})} \) is a normalized signal of a node in a circuit, \( V_{n(\text{rms})} \) is a normalized noise power.
Signal to Noise Ratio (SNR) (II)

- If $V_x$ is a sawtooth of height $V_{\text{ref}}$ (or a random signal uniformly distributed between 0 and $V_{\text{ref}}$), and noise only quantization noise $V_{Q(rms)} = V_{\text{LSB}}/\sqrt{12}$

  SNR = $20\log \left[ \frac{V_{x(rms)}}{V_{Q(rms)}} \right]$
  
  $= 20\log \left[ \frac{(V_{\text{ref(rms)}}/\sqrt{12})}{(V_{\text{LSB(rms)}}/\sqrt{12})} \right]$
  
  $= 20\log(2^N) = 6.02 N \text{ dB}$

- If $V_x$ is a sinusoidal waveform between 0 and $V_{\text{ref}}$.

  SNR = $20\log \left[ \frac{V_{x(rms)}}{V_{Q(rms)}} \right]$
  
  $= 20\log \left[ \frac{(V_{\text{ref(rms)}}/2\sqrt{2})}{(V_{\text{LSB(rms)}}/\sqrt{12})} \right]$
  
  $= 20\log(\sqrt{\frac{3}{2}} 2^N) = 6.02N + 1.76 \text{ dB}$
Dynamic Range (DR) (I)

- Two different definitions:
  1. The ratio of maximum amplitude input sinusoidal to minimum amplitude input sinusoidal.
     - maximum input: input with PSNR or maximum allowable input.
     - minimum input: input with SNR=0.
  2. Effective number of bit using the equation $\text{PSNR} = 6.02N_{\text{eff}} + 1.76\text{dB}$ where 1 is commonly used.
Dynamic Range (DR) (II)

- DAC
  analog output measured using spectrum analyzer
- ADC
  digital output analyzer using Fast Fourier Transform (FFT).
- Dynamic Range is function of the frequency of the sinusoidal input
Harmonic Distortion & Intermodulation

Distortion

- **Nonlinear Distortion**
- For the application of a certain device (amplifier or mixer ……)
  - One of the series term provides the desired output
  - The remaining term produce undesired spurious signals which correspond to conversion loss & signal distortion

- **If input** \( \text{vi}=A\cos w_1t \) ➔ Single tone test (only HD)

  output \( \text{vo} \): \( \text{vo}=k_1\text{vi}+k_2\text{vi}^2+k_3\text{vi}^3+…… \)

Then,

\[
\begin{align*}
\text{Vo} &= k_1\text{vi} + k_2\text{vi}^2 + k_3\text{vi}^3 + … \\
&= k_1A\cos w_1t + k_2A^2\cos^2 w_1t + k_3A^3\cos^3 w_1t + … \\
&= k_1A\cos w_1t + k_2A^2\left(\frac{1}{2} + \frac{1}{2}\cos 2w_1t\right) + k_3A^3\left(\frac{3}{4}\cos w_1t + \frac{1}{4}\cos 3w_1t\right) \\
&= \frac{1}{2}k_2A^2 + (k_1A + \frac{3}{4}k_3A^3)\cos w_1t + \frac{1}{2}k_2A^2\cos 2w_1t + \frac{1}{4}k_3A^3\cos 3w_1t
\end{align*}
\]
Harmonic Distortion & Intermodulation Distortion

If input $v_i = A(\cos w_1 t + \cos w_2 t) \Rightarrow$ Two-tone test
output $v_o = k_0 + k_1 v_i + k_2 v_i^2 + k_3 v_i^3 + \ldots$

Then,

$$V_o = k_0 + k_1 v_i + k_2 v_i^2 + k_3 v_i^3 + \ldots$$
$$= k_0 + k_1 A \cos w_1 t + k_2 A^2 \cos w_2 t + k_3 A^3 \cos w_1 t + \ldots$$
$$= k_0 + k_2 A^2$$
$$+ k_2 A^2 \cos (w_1 - w_2) t + k_2 A^2 \cos (w_1 + w_2) t$$
$$+ k_1 A \cos w_1 t + k_1 A \cos w_2 t$$
$$+ k_1 A \cos w_1 t + k_1 A \cos w_2 t$$
$$+ k_1 A \cos w_1 t + k_1 A \cos w_2 t$$
$$+ k_1 A \cos w_1 t + k_1 A \cos w_2 t$$
$$+ \ldots$$
Integral Nonlinearity (INL)

- INL error is defined to be the deviation from a straight line, after both the offset and gain error have been removed.
  - A conservative measure of nonlinearity is to use the endpoints of the converter’s transfer response to define the straight.
  - An alternate define is to find the best-fit straight line such that the maximum difference (or perhaps the mean squared error) is minimized.
Differential Nonlinearity (DNL)

- DNL is defined as the variation in analog step sizes away from 1LSB (typically, once gain and offset error have been removed).
- an ideal converter has it’s maximum DNL of 0 for all digital values, whereas a converter with a maximum DNL of 0.5 LSB has its step size varying from 0.5 LSB to 1.5 LSB.
Gain and Offset Errors(I)

- **Gain Error:**
  - Gain error is the difference at the full-scale value between the ideal and actual when the offset error has been reduced to zero.
  - DAC
    - $E_{gain(DAC)}=(\frac{V_{out}}{V_{LSB}}|_{1\ldots1} - \frac{V_{out}}{V_{LSB}}|_{0\ldots0}) - (2^N - 1)$
  - ADC
    - $E_{gain(ADC)}=(\frac{V_{1\ldots1}}{V_{LSB}} - \frac{V_{0\ldots01}}{V_{LSB}}) - (2^N - 2)$
Gain and Offset Errors(II)

- **Offset Error**
  - **DAC**
    - Offset error is the output that occurs for the input code that should produce zero output.
    - $E_{off(DAC)} = \frac{V_{out}}{V_{LSB|0.....0}}$
  
  - **ADC**
    - Offset error is the deviation of $V_{0...01}$ from $1/2$LSB
    - $E_{off(ADC)} = \frac{V_{0...01}}{V_{LSB}} - 1/2$LSB
Monotonicity

• Monotonicity mean the output always increase as the input increases.
• A monotonic D/A, the slope of the D/A converter’s transfer response is of only one sign.
• If the maximum DNL error is less than 1LSB, then a D/A converter is guaranteed to be monotonic. However, many monotonic converter may have a maximum DNL greater than 1 LSB.
• Similarly, a converter is guaranteed to be monotonic if the maximum INL is less than 0.5LSB.
Missing Codes

• Although monotonicity is appropriate for D/A converters, the equation term for A/D converter is missing codes.

• An Q/D converter is guaranteed not to have any missing codes if the maximum DNL Error is less than 1LSB or if the maximum INL error is less than 0.5LSB.
Slew rate

- The slew rate is the maximum rate at which the output changes when input signals are large.
- Additional slewing time greatly increase the distortion and also increase the transient time during slew rate limiting (which occurs often for opamps used in switched-capacitor applications).
- In non-oversampled D/A converter the largest distortion mostly occurs at the high frequency end of the frequency band. This distortion results from the finite slew rate of output amplifiers.
Overshoot

- In some designs, the output voltage of the sample-and-hold can show an overshoot at the moment the slew operation in amplifiers is finished and the signal level comes within the linear operation rate.
- This overshoot can be caused by a limited overall system stability introduced by a maximization of the bandwidth.
Phase Lock Loop

- **Used in two ways**
  - Demodulator-follow phase or frequency modulation
  - Track a carrier or synchronizing signal
- **Narrowband filters to recover signals**
- **Synchronizing digital transmissions in communications**
- **Frequency synthesizers, multipliers and dividers**
Phase lock loop

- Structure: phase detector, charge pump, filter, VCO
Demodulator(1)

- frequency demodulation: wo tracks the input frequency wi as it varies according to the modulation.
- \( V_c \) is proportional to wo, therefore, \( V_c \) is demodulated signal

![Diagram of demodulator with labels and annotations]

\( \omega_0 = \omega_i \)

\( \omega_0 \) tracks \( \omega_i \)
Demodulator(2)

- Phase demodulation:
  - In this application, \( \theta_o \) sits at the average of \( \theta_i \).
  - \( V_d \) is the demodulated output.

\[
\begin{align*}
V_i &\rightarrow \text{PD} \rightarrow V_d \\
&\rightarrow \text{VCO} \rightarrow V_c \\
&\rightarrow \text{VCO} \rightarrow V_o \\
&\rightarrow \text{PD} \rightarrow V_d
\end{align*}
\]

Narrow bandwidth so \( \theta_o \) averages \( \theta_i \).
Track a carrier or synchronize signal

- Synchronize signal
Narrowband filters to recover signals

- A clock signal \( v_o \) is to be synchronized to a digital data signal \( v_i \)
- The clock could have been recovered with a narrow-band filter

\[ v_i(t) \quad V_i(\omega) \]

\[ v_o(t) \quad V_o(\omega) \]

\( \omega_o = \omega_i \)
Narrowband filters to recover signals

- The low-pass filter is first or second order
- The low-pass filter is to remove the second term at twice the frequency of the input signal
Narrowband filters to recover signals

- When the system is in lock ($\Phi_d = 0$), the output of the filter is also equal to zero.
- The increase in the low-pass filter’s output will cause the VCO’s frequency to increase until it is the same as that of the input signal, which will keep the two signals in synchronism.

\[
V_{pd} = K_M V_{in} V_{osc} = K_M E_{in} E_{osc} \sin(wt) \cos(wt - \Phi_d)
\]

\[
V_{pd} = K_M \frac{E_{in} E_{osc}}{2} \left[\sin(\Phi_d) + \sin(2wt - \Phi_d)\right]
\]

\[
V_{cntl} = K_{lp} K_M \frac{E_{in} E_{osc}}{2} \sin(\Phi_d) \quad V_{cntl} \quad \text{is the input to VCO}
\]
Frequency synthesizers, multipliers and dividers

\[ \text{Phase Detector} \rightarrow \text{Charge pump} \rightarrow \text{Filter} \rightarrow \text{VCO} \]

\[ F_{fb} \rightarrow U \rightarrow D \]

\[ \text{Reference clock (} F_{in} \text{)} \]

\[ n \cdot F_{in} \]

Mixed/analog-signal testing.74
DFT for PLL using IEEE 1149.1

- A DFT strategy to test embedded Charge-Pump Phase Locked Loops in systems incorporating boundary scan
- DFT allows the verification of the operating frequency range of the CP-PLL while the system is in test mode
- This is achieved with a minimal degradation in PLL performance
Proposed DFT Circuit

Mixed/analog-signal testing.76
Proposed Test Strategy

• By providing an additional test pin for an analog test signal, and by the use of an IEEE 1149.1 scan register to shift in voltage values and disable VCO feedback, we can characterize the VCO by sampling its dynamic delay.

• This allows us to verify the operating frequency range of the PLL without performing any frequency measurements.
Test Procedure

1. When system is in test mode: TMS is high
2. Set ANALOG to sweep Vc through in specific steps
3. Set Vc
4. Shift in voltage input to Vin through Sin line
5. Measure delay Tdyn at the output Fout of the PLL
6. Repeat steps 3, 4, 5, to sweep frequency range
VCO

- It has a square wave frequency output VCOout which is a function of a varying input control voltage Vc.
- The VCO can be treated as an open loop circuit with feedback provided externally.
- The output frequency of VCO is \[ f = \frac{1}{2(T_{\text{dyn}})} \]
Parameters of PLL

- Capture range
- Tracking range
- Frequency settling time
- Frequency overshoot
- Frequency rise time
- Jitter
Capture range

- The maximum difference between the input signal’s frequency and the oscillator’s free-running frequency where lock can eventually be attained is defined as the capture range.
- This frequency is on the order of the pole frequency of the low-pass filter.
Tracking range (lock range)

- Once lock is attained, as long as the input signal’s frequency changes only slowly it will remain in lock over a range that is much larger than the capture range.
- This range is calculated as follows:

\[V_{\text{ctl-max}} = K_{lp} K_M \frac{E_{in} E_{osc}}{2} = K_{lp} K_{pd}\]

\[\omega_{\text{lock}} = \pm K_{osc} K_{lp} K_{pd}\]

- The PLL will track the input signal as long as the frequency of the input signal does not exceed this range.
Frequency settling time (1)

- When PD change ratio
- The output frequency will change to a target frequency
- The output voltage of VCO output frequency rises toward to objective value
Frequency settling time(2)

- Frequency acquisition time is the Frequency settling time
Frequency overshoot

- Frequency overshoot is shown in the left figure.
- Frequency rise time is the 10%~90% of settling time.
Jitter(sampling time uncertainty)

- To quantify this sampling time uncertainty as known as aperture jitter

\[ V_{\text{in}} = \frac{V_{\text{ref}}}{\frac{2}{2}} \sin(2\pi f_{\text{in}} t) \]

\[ \frac{\Delta V}{\Delta t}_{\text{max}} = \Pi f_{\text{in}} V_{\text{ref}} \]

\[ \Delta t < \frac{V_{\text{LSB}}}{\Pi f_{\text{in}} V_{\text{ref}}} = \frac{1}{2^N \Pi f_{\text{in}}} \]

- An 8-bit full-scale 250MHz converter, it’s sampling time uncertainty under 5ps
Digital signal processing

- Low cost test solution
- Flexible
- Simplified instrument set
- Simplified command set
- Advanced CPU/DSP cores
- Domain transformation
- Statistic method
DSP based testing

AWG (Arbitrary Waveform Generators) is basically a DAC

Waveform digitizer is a ADC

It can be used in many purposes:
spectrum analysis, scope viewing, voltage measurement etc.

It is a low-cost solution compared to ATE and a more flexible design.

It needs pre/post-processing circuit, so speed is reduced - undersampling the signal and signal compression is needed.
DSP based testing (example)

- VXI card-cage generate phase-lock clocking to AWG and HP82000 (good central clocking)
- HP82000 provides all of the timing and control signals for the ADC
- AWG provides a sine-wave for the analog input of the ADC
DSP methods

- **Histogram**
  - Gain, offset, INL, DNL

- **Fourier transform**
  - SNR, SNR+D, peak harmonic, total harmonic, coherence, non-coherence

- **Time-frequency domain (modulation)**
  - Capture & tracking range
  - Frequency rise, fall, overshoot, settling time, jitter
Histogram methods (1)

- The signal generator is not externally controlled
- Digital data recorder: analyze the data and calculate device errors
Histogram methods(2)

- Resulting tally count of a converter with linearity errors
Fourier transform (FFT testing)

- Similar to histogram test method
- Many of the concerns for the histogram test are also converters for FFT testing
Fourier transform(2)

- Result of transforming a pure sine wave with an ideal converter
Fourier transform (3)

- Illustration of quantization noise
- Results of transforming a pure sine wave with a converter with nonlinearity
Testable design approaches

- Design for test
- BIST
- Algorithmic
Design for test

- Controllability/ Observability
- Isolation
- Sample/ hold
- COS (Control and Observation Structure)
- Analog Scan
- IEEE 1149.4
Cotrollability/Observability

- Controllability
  The ability to apply a specific signal value to each node in a circuit by setting values on the circuit inputs.

- Observability
  The ability to determine the signal value at any node in a circuit by controlling the circuit’s inputs and observing its outputs.
Isolation/Sampling

- For complex of mixed-signal devices, the functional blocks can be isolated for testability.
- In analog circuit, capacitors form the memory cell. The values of the signal can be sampled and held.
Isolation

Mixed/analog-signal testing.
Sample/Hold

Ain \rightarrow S_1 \rightarrow + \rightarrow \text{S/H} \rightarrow - \rightarrow A_{out}

C_H
Control and Observation Structure (COS)
Examples of COSs

(a) S1
S2
S4

(b) S1
S2
S3
S4
S5

Ain
Aout

S/H
Sin

Sout

Bus

Aext

S6

Bus

S/H

Sin
Examples of COSs
# Operations of COSs

<table>
<thead>
<tr>
<th>No.</th>
<th>Data path</th>
<th>Operation</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Ain → Aout</td>
<td>Normal</td>
<td>Normal operation mode</td>
</tr>
<tr>
<td>2</td>
<td>Ain → Bus</td>
<td>Monitor</td>
<td>AC signal observation</td>
</tr>
<tr>
<td>3</td>
<td>Bus → Aout</td>
<td>Control</td>
<td>AC signal application</td>
</tr>
<tr>
<td>4</td>
<td>Ain → Sin</td>
<td>Sample</td>
<td>DC signal observation</td>
</tr>
<tr>
<td>5</td>
<td>Sout → Bus</td>
<td>Scan-out</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>Sout → Aout</td>
<td>Apply</td>
<td>DC signal application</td>
</tr>
<tr>
<td>7</td>
<td>Bus → Sin</td>
<td>Scan-in</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>No.</th>
<th>Operation (Concurrent)</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>ConSample(Normal, Sample)</td>
</tr>
<tr>
<td>9</td>
<td>ConMonitor(Normal, Monitor)</td>
</tr>
<tr>
<td>10</td>
<td>ConScan-in(Normal, Scan-in)</td>
</tr>
<tr>
<td>11</td>
<td>ConScan-out(Normal, Scan-out)</td>
</tr>
<tr>
<td>12</td>
<td>ConApSout(Apply, Scan-out)</td>
</tr>
<tr>
<td>13</td>
<td>ConCntSin(Control, Scan-in)</td>
</tr>
<tr>
<td>14</td>
<td>ConSamMon(Sample, Monitor)</td>
</tr>
</tbody>
</table>
Scan-in/Scan-out

- A chain of capacitors and voltage-follower buffers form an analog shift register.
- The test input signal can be scanned in from input pins to the internal nodes and the test results can be scanned out from the internal nodes to output pins.
Scan-out

Circuit Under Test (CUT)

Test input

Test output

Mixed/analog-signal testing.107
IEEE std. 1149.4

- Providing a mechanism for interconnect testing of a board with analog, digital, and mixed-signal chips.
- IC test either in isolated or in surface mounted.
Structure of an 1149.4 chip
Test Bus Interface Circuit

The diagram shows a Test Bus Interface Circuit with various components and signals. The circuit includes a Core, SD (Core disconnect), SH, SL, SG, and Analog function pin. Internal analog test bus and Test Bus Interface Circuit are also depicted. The diagram involves signals such as $V_{TH}$, VH, VL, and $V_G$. The connections are indicated by lines and symbols representing the various components and functions.
BIST

- A/D & D/A pairs
- Oscillation-loop based
- On chip stimuli generation
- Output analysis
A/D & D/A Pairs

Normal Mode

Test Mode

D/A

Digital Circuit

Ain

D/A

Aout

D/A

Digital Circuit

Analyzer

Pass/Fail

Din
Requirements

- Only for specific circuit including A/D and D/A converters
- DAC resolution must be higher than that of ADC (usually \( \geq 2 \) bits)
Oscillation-loop Based for OP amp.

- A fault in the circuit will either prevent the circuit from oscillating or alter the oscillation frequency.
- Feedback circuitry is added to the CUT in test mode such that the resulting circuit is an oscillator.
- The oscillation frequency is determined by circuit parameters such as the gain of the op amp and unity gain frequency.
Oscillation-based Test

Mixed/analog-signal testing.115
On Chip Stimuli Generation

- Digital frequency Synthesis
- Delta-Sigma Oscillators
- Fixed-length periodic bit stream
Digital frequency Synthesis

- Frequency control word
- Counter $Z^{-1}
- f(n)
- ROM $\left( \frac{2}{2^L} \right)$
- DS mod
- 1-bit DAC
- LP filter
- analog signal

Mathematical expression:

$$f(n) = \left( \frac{2}{2^L} \right)$$
Delta-Sigma Oscillators

Diagram showing the flow of a Delta-Sigma Oscillator circuit, including R1, Z⁻¹, DS LP, X(z), LP filter, MUX, and analog signal.
Fixed-length periodic bit stream
Output Analysis

• Voltage/Current Comparator

• Frequency Counter
Voltage Comparator
Frequency Counter

Proposed BIST scheme

Example of reference voltages
Algorithmic method

- Based on the state equations of a system
- Using the check-sum method
- Capable of testing, diagnosis, and error correction
- Apply to various technologies
State Equation of a Linear System

\[
\begin{bmatrix}
\ddots \\
\vdots \\
\vdots \\
\ddots \\
\end{bmatrix}
\begin{bmatrix}
\frac{s_j}{s} \\
\frac{2s_j}{s} \\
\ddots \\
\frac{ns_j}{s}
\end{bmatrix} =
\begin{bmatrix}
2 & \cdots & 2n \\
2 & 22 & \cdots & 2n \\
\vdots & \ddots & \vdots & \vdots \\
n & n2 & \cdots & nn \\
\end{bmatrix}
\begin{bmatrix}
\frac{s_j}{s} \\
\frac{2s_j}{s} \\
\ddots \\
\frac{ns_j}{s}
\end{bmatrix} +
\begin{bmatrix}
2 \\
\vdots \\
\vdots \\
n
\end{bmatrix}
\frac{\mu}{s}
\begin{bmatrix}
\frac{s_j}{s} \\
\frac{2s_j}{s} \\
\ddots \\
\frac{ns_j}{s}
\end{bmatrix}
\]

or

\[
s = \cdot \frac{s}{s} + \cdot \mu \frac{s}{s}
\]
Check-sum Method

• Many analog circuits can be expressed as a state-variable system
• Changes in the state can be computed using matrix-vector multiplications.
• Multiple checksum vector can be used to increase the error detection capability, and/or for error correction.
Expanded State Equation

Add one state variable

\[
\begin{bmatrix}
  x(s) \\
  x_2(s) \\
  \vdots \\
  x_n(s) \\
  x_{n+}(s)
\end{bmatrix} =
\begin{bmatrix}
a & a_2 & \cdots & a_n & 0 \\
a_2 & a_{22} & \cdots & a_{2n} & 0 \\
\vdots & \vdots & \ddots & \vdots & \vdots \\
a_n & a_{n2} & \cdots & a_{nn} & 0 \\
\gamma & \gamma_2 & \cdots & \gamma_n & 0
\end{bmatrix}
\begin{bmatrix}
x(s) \\
x_2(s) \\
\vdots \\
x_n(s) \\
x_{n+}(s)
\end{bmatrix}
\frac{1}{s}
\begin{bmatrix}
  b \\
  b_2 \\
  \vdots \\
  b_n \\
  \beta
\end{bmatrix}
+ \frac{\mu(s)}{s}
\]

where

\[
\begin{bmatrix}
  \gamma \\
  \gamma_2 \\
  \vdots \\
  \gamma_n
\end{bmatrix} = \begin{bmatrix}
  \alpha \\
  \alpha_2 \\
  \vdots \\
  \alpha_n
\end{bmatrix} \cdot A
\]
Signal Flow Graph of a Current Detection Scheme

\[ e = \sum_{i=1}^{n} \alpha_i x_i \cdot s - \sum_{i=1}^{n} r_i \frac{x_i}{s} \cdot s + \beta \frac{u}{s} \cdot s = 0 \]

must hold if no faults exist.
**Expanded State Equation**

Add two state variables

\[
\begin{bmatrix}
    x_1(s) \\
    x_2(s) \\
    \vdots \\
    x_n(s) \\
    x_{n+1}(s) \\
    x_{n+2}(s)
\end{bmatrix} =
\begin{bmatrix}
    a_{11} & a_{12} & \cdots & a_{1n} & 0 & 0 \\
    a_{21} & a_{22} & \cdots & a_{2n} & 0 & 0 \\
    \vdots & \vdots & \ddots & \vdots & \vdots & \vdots \\
    a_{n1} & a_{n2} & \cdots & a_{nn} & 0 & 0 \\
    \gamma_1 & \gamma_2 & \cdots & \gamma_n & 0 & 0 \\
    \gamma_1 & \gamma_2 & \cdots & \gamma_n & 0 & 0
\end{bmatrix}
\begin{bmatrix}
    \frac{x_1(s)}{s} \\
    \frac{x_2(s)}{s} \\
    \vdots \\
    \frac{x_n(s)}{s} \\
    \frac{x_{n+1}(s)}{s} \\
    \frac{x_{n+2}(s)}{s}
\end{bmatrix}
+ 
\begin{bmatrix}
    b_1 \\
    b_2 \\
    \vdots \\
    b_n \\
    \beta_1 \\
    \beta_2
\end{bmatrix}
\frac{\mu(s)}{s}
\]

It can be show that \( \frac{e_2(s)}{e_1(s)} = \frac{\alpha_{2i}}{\alpha_{1i}} \) if faults directly affect \( x_i(s) \)
Fault Diagnosis and Error Correction Architecture

STATE VARIABLE SYSTEM

ERRROR DET

ERRROR DET

T1

D

T2

A/D

DEMUX

DECODE

input

control

e1

e2

y

u

Mixed/analog-signal testing.130
State Equations of an OTA System

A fifth-order low-pass Chebyshev filter using OTA

\[
I(t) = AV(t) + Bu(t)
\]

\[
\begin{bmatrix}
i_1(t) \\
i_2(t) \\
i_3(t) \\
i_4(t) \\
i_5(t)
\end{bmatrix} =
\begin{bmatrix}
-g_m & g_m & 0 & 0 & 0 \\
-g_m & 0 & g_m & 0 & 0 \\
0 & g_m & 0 & g_m & 0 \\
0 & 0 & g_m & 0 & g_m \\
0 & 0 & 0 & g_m & -g_m
\end{bmatrix}
\begin{bmatrix}
i_1(t) \\
i_2(t) \\
i_3(t) \\
i_4(t) \\
i_5(t)
\end{bmatrix} +
\begin{bmatrix}
g_m \\
0 \\
0 \\
0 \\
0
\end{bmatrix} u(t)
\]
Test Structure of the filter

The architecture for testable low-pass OTA-C filter.